# CS & IT ENGINEERING

COMPUTER ORGANIZATION
AND ARCHITECTURE

**CPU & Control Unit** 

Lecture No.- 02



### **Recap of Previous Lecture**









Topic CPU /

Topic

MIPS ~

# **Topics to be Covered**









Topic Data Path

Topic Control Unit

Topic Hardwired Control Unit





Collection of functional units such as arithmetic logic units or maltipliers

Perform data processing operations



#### Topic: Datapath







Instruction Fetch:-

$$TR \leftarrow DR PC \leftarrow PC + 1$$

 $IR \leftarrow DR, PC \leftarrow PC + 1 - 1$ 

store current value of PC on stack in mem: AR ← 5P -DR CPC M[AR] - DR - 4

no. of CPU cycles = 1+4+1=6

## $R2 \leftarrow R0 + R1$

$$S \leftarrow RO$$

$$T \leftarrow RI$$

$$AC \leftarrow S + T$$

$$R2 \leftarrow AC$$



#### **Topic: Control Unit**



It generates control signals and sends those signals to the components of computer.

The components will perform operation accordingly.

Inst' fetch:-AR -PC DR - M[AR]

PCout, ARIN ARout, Memory Read, DR In IR - DR, PC - PC+1 DRout, IRIn, PCInc



#### GATE PYR - 2020



#### #Q. Consider the following data path diagram



#### [MCQ]



Consider an instruction:  $R0 \leftarrow R1 + R2$ . The following steps are used to execute it over the given data path. Assume that PC is incremented appropriately. The subscripts r and w indicate read and write operations, respectively.

- 1. R2<sub>r</sub>, TEMP1<sub>r</sub>, ALU<sub>add</sub>, TEMP2<sub>w</sub>
- 2.  $R1_r$ ,  $TEMP1_w$
- 3.  $PC_r$ ,  $MAR_W$ ,  $MEM_r$
- 4.  $TEMP2_r$ ,  $R0_w$
- 5.  $MDR_r$ ,  $IR_W$

Which one of the following is the correct order of execution of the above steps

A

2, 1, 4, 5, 3

В

1, 2, 4, 3, 5

C

3, 5, 2, 1, 4

D

3, 5, 1, 2, 4





 $R0 \leftarrow R1 + R2$ 

- R2, TEMP1, ALUadd, TEMP2W Temp2 R2 + Temp1
- R1<sub>r</sub>, TEMP1<sub>w</sub> 2.
- (3) PC<sub>r</sub>, MAR<sub>w</sub>, MEM<sub>r</sub>
- TEMP2, ROw
- (5.) MDR<sub>r</sub>, IR<sub>w</sub>

Temp1 - RI

MAR - PC MOR - M [MAR]

RO Temp2

IR MDR

3,5,2,1,4

# Control Unit: -

control variable: - Name of a control Signal

control word: - Collection of all control signals generated at a time.

A control word is responsible for one (or more if done in parallel) microoperation(5).





#### **Topic: Control Unit Organization**

Pw

The way control unit is designed

- 1. Hardwired Control Unit
- 2. Microprogrammed control unit

> Horizontal Microprogrammed Control Unit > vertical 11



#### **Topic: Hardwired Control Unit**



Control logic is implemented with Gates, flip-flops, decoders and other digital circuits.

Advantage: Can be optimized to produce a faster mode of operation.

Disadvantage: Rearranging the wires among various components is difficult.

-> Updation in control logic is difficult.



#### 2 mins Summary



Topic Data Path

Topic Control Unit

Topic Hardwired Control Unit





# Happy Learning THANK - YOU